163 lines
4.4 KiB
C
163 lines
4.4 KiB
C
/**************************************************************************//**
|
|
* @file cmsis_gcc_r.h
|
|
* @brief CMSIS compiler GCC header file
|
|
* @version V6.0.0
|
|
* @date 4. August 2024
|
|
******************************************************************************/
|
|
/*
|
|
* Copyright (c) 2009-2023 Arm Limited. All rights reserved.
|
|
*
|
|
* SPDX-License-Identifier: Apache-2.0
|
|
*
|
|
* Licensed under the Apache License, Version 2.0 (the License); you may
|
|
* not use this file except in compliance with the License.
|
|
* You may obtain a copy of the License at
|
|
*
|
|
* www.apache.org/licenses/LICENSE-2.0
|
|
*
|
|
* Unless required by applicable law or agreed to in writing, software
|
|
* distributed under the License is distributed on an AS IS BASIS, WITHOUT
|
|
* WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
|
|
* See the License for the specific language governing permissions and
|
|
* limitations under the License.
|
|
*/
|
|
|
|
#ifndef __CMSIS_GCC_R_H
|
|
#define __CMSIS_GCC_R_H
|
|
|
|
#ifndef __CMSIS_GCC_H
|
|
#error "This file must not be included directly"
|
|
#endif
|
|
|
|
/* ignore some GCC warnings */
|
|
#pragma GCC diagnostic push
|
|
#pragma GCC diagnostic ignored "-Wsign-conversion"
|
|
#pragma GCC diagnostic ignored "-Wconversion"
|
|
#pragma GCC diagnostic ignored "-Wunused-parameter"
|
|
|
|
|
|
/** \defgroup CMSIS_Core_intrinsics CMSIS Core Intrinsics
|
|
Access to dedicated SIMD instructions
|
|
@{
|
|
*/
|
|
|
|
/** \brief Get CPSR Register
|
|
\return CPSR Register value
|
|
*/
|
|
__STATIC_FORCEINLINE uint32_t __get_CPSR(void)
|
|
{
|
|
uint32_t result;
|
|
__ASM volatile("MRS %0, cpsr" : "=r" (result) );
|
|
return(result);
|
|
}
|
|
|
|
/** \brief Set CPSR Register
|
|
\param [in] cpsr CPSR value to set
|
|
*/
|
|
__STATIC_FORCEINLINE void __set_CPSR(uint32_t cpsr)
|
|
{
|
|
__ASM volatile ("MSR cpsr, %0" : : "r" (cpsr) : "cc", "memory");
|
|
}
|
|
|
|
/** \brief Get Mode
|
|
\return Processor Mode
|
|
*/
|
|
__STATIC_FORCEINLINE uint32_t __get_mode(void)
|
|
{
|
|
return (__get_CPSR() & 0x1FU);
|
|
}
|
|
|
|
/** \brief Set Mode
|
|
\param [in] mode Mode value to set
|
|
*/
|
|
__STATIC_FORCEINLINE void __set_mode(uint32_t mode)
|
|
{
|
|
__ASM volatile("MSR cpsr_c, %0" : : "r" (mode) : "memory");
|
|
}
|
|
|
|
/** \brief Get Stack Pointer
|
|
\return Stack Pointer value
|
|
*/
|
|
__STATIC_FORCEINLINE uint32_t __get_SP(void)
|
|
{
|
|
uint32_t result;
|
|
__ASM volatile("MOV %0, sp" : "=r" (result) : : "memory");
|
|
return result;
|
|
}
|
|
|
|
/** \brief Set Stack Pointer
|
|
\param [in] stack Stack Pointer value to set
|
|
*/
|
|
__STATIC_FORCEINLINE void __set_SP(uint32_t stack)
|
|
{
|
|
__ASM volatile("MOV sp, %0" : : "r" (stack) : "memory");
|
|
}
|
|
|
|
/** \brief Get USR/SYS Stack Pointer
|
|
\return USR/SYS Stack Pointer value
|
|
*/
|
|
__STATIC_FORCEINLINE uint32_t __get_SP_usr(void)
|
|
{
|
|
uint32_t cpsr = __get_CPSR();
|
|
uint32_t result;
|
|
__ASM volatile(
|
|
"CPS #0x1F \n"
|
|
"MOV %0, sp " : "=r"(result) : : "memory"
|
|
);
|
|
__set_CPSR(cpsr);
|
|
__ISB();
|
|
return result;
|
|
}
|
|
|
|
/** \brief Set USR/SYS Stack Pointer
|
|
\param [in] topOfProcStack USR/SYS Stack Pointer value to set
|
|
*/
|
|
__STATIC_FORCEINLINE void __set_SP_usr(uint32_t topOfProcStack)
|
|
{
|
|
uint32_t cpsr = __get_CPSR();
|
|
__ASM volatile(
|
|
"CPS #0x1F \n"
|
|
"MOV sp, %0 " : : "r" (topOfProcStack) : "memory"
|
|
);
|
|
__set_CPSR(cpsr);
|
|
__ISB();
|
|
}
|
|
|
|
/** \brief Get FPEXC
|
|
\return Floating Point Exception Control register value
|
|
*/
|
|
__STATIC_FORCEINLINE uint32_t __get_FPEXC(void)
|
|
{
|
|
#if (__FPU_PRESENT == 1)
|
|
uint32_t result;
|
|
__ASM volatile("VMRS %0, fpexc" : "=r" (result) : : "memory");
|
|
return(result);
|
|
#else
|
|
return(0);
|
|
#endif
|
|
}
|
|
|
|
/** \brief Set FPEXC
|
|
\param [in] fpexc Floating Point Exception Control value to set
|
|
*/
|
|
__STATIC_FORCEINLINE void __set_FPEXC(uint32_t fpexc)
|
|
{
|
|
#if (__FPU_PRESENT == 1)
|
|
__ASM volatile ("VMSR fpexc, %0" : : "r" (fpexc) : "memory");
|
|
#endif
|
|
}
|
|
|
|
/*
|
|
* Include common core functions to access Coprocessor 15 registers
|
|
*/
|
|
|
|
#define __get_CP(cp, op1, Rt, CRn, CRm, op2) __ASM volatile("MRC p" # cp ", " # op1 ", %0, c" # CRn ", c" # CRm ", " # op2 : "=r" (Rt) : : "memory" )
|
|
#define __set_CP(cp, op1, Rt, CRn, CRm, op2) __ASM volatile("MCR p" # cp ", " # op1 ", %0, c" # CRn ", c" # CRm ", " # op2 : : "r" (Rt) : "memory" )
|
|
#define __get_CP64(cp, op1, Rt, CRm) __ASM volatile("MRRC p" # cp ", " # op1 ", %Q0, %R0, c" # CRm : "=r" (Rt) : : "memory" )
|
|
#define __set_CP64(cp, op1, Rt, CRm) __ASM volatile("MCRR p" # cp ", " # op1 ", %Q0, %R0, c" # CRm : : "r" (Rt) : "memory" )
|
|
|
|
/*@} end of group CMSIS_Core_intrinsics */
|
|
|
|
#pragma GCC diagnostic pop
|
|
|
|
#endif /* __CMSIS_GCC_R_H */
|